Part Number Hot Search : 
B5817W 74HCT40 330MD OP275GBC T2001 ZRT100C1 AD8497 16F1825
Product Description
Full Text Search
 

To Download MC13783JVK5 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? freescale semiconductor, inc., 2005?2009. all rights reserved. freescale semiconductor data sheet: technical data freescale reserves the right to change the detail specifications as may be required to permit improvements in the design of its products. document number: mc13783 rev. 3.5, 7/2009 mc13783 package information plastic package 10 10 mm package ordering information device device marking or operating temperature range package mc13783 ?30 to +85 c mapbga-247 1 introduction the mc13783 is a highly inte grated power management and audio component dedicate d to handset and portable applications covering gsm, gprs, edge, and umts standards. the mc13783 impl ements high-performance audio functions suited to hi gh-end applications such as smartphones and umts handsets. the mc13783 provides the following key benefits: ? full power management and audio functionality in one module optimizes system size. ? high level of integration reduces the power management and audio system bill of materials. ? versatile solution offers large possibilities of flexibility through simple programming (64 registers of 24-bit data). ? implemented dvs saves significant battery resources in every mode (compatibility with a large number of processors). ? dual channel voice adc improves intelligibility. mc13783 power management and audio circuit contents 1 introduction . . . . . . . . . . . . . . . . . . . . . . . . . . 1 2 signal descriptions . . . . . . . . . . . . . . . . . . . . 6 3 electrical characteristics . . . . . . . . . . . . . . 16 4 functional description . . . . . . . . . . . . . . . . 17 5 package information . . . . . . . . . . . . . . . . . . 47 6 product documentation . . . . . . . . . . . . . . . . 48
introduction mc13783 technical data, rev. 3.5 2 freescale semiconductor the detailed block diagram of the mc13783 in figure 1 shows the wide functionality of the mc13783, including the following features: ? battery charger interface for wall charging and usb charging ? 10 bit adc for battery monito ring and other readout functions ? buck switchers for direct supply of the processor cores ? boost switcher for backlight and usb on the go supply ? regulators with internal and external pass devices ? transmit amplifiers for two hands et microphones and a headset microphone ? receive amplifiers for earpiece, loudspeaker, headset and line out ? 13 bit voice codec with dual adc channel and both narrow and wide band sampling ? 13 bit stereo recording from an anal og input source such as fm radio ? 16 bit stereo dac supporting multiple sample rates ? dual ssi audio bus with network mode for connection to multiple devices ? power control logic with process or interface and event detection ? real time clock and crystal oscillator circuitry ? dual spi control bus with arbitration mechanism ? multiple backlight drivers and led control including funlight support ? usb fs/ls transceiver with otg and cea-936-a carkit support ? touchscreen interface the main functions of the mc13783 are described in th e following sections. a de tailed block diagram is shown in figure 1 , on page 3.
introduction mc13783 technical data, rev. 3.5 freescale semiconductor 3 figure 1. mc13783 detailed block diagram secint power fail detect bp pwrfail resetb resetbmcu wdi standbysec switchers adref adtrig gndadc adin7 tsx1 tsx2 tsy1 tsy2 mux touch screen interface 10 bit a/d a/d result spi arbitra tion primary spi interface secondary spi interface prics priclk gndspi primiso secvcc seccs secclk secmosi secmiso primary spi registers secondary spi registers config reg combinational logic shift register a/d control priint clk32k xtal1 xtal2 gndrtc shift register to interrupt section ledmd1 memory hold licell vbkup1 external ldo gpo's gpo1 gpo2 privcc rtc gndsw1b sw1bfb sw1bout sw1ain buck 1a 500 ma sw1bin o/p drive buck 1b 500 ma gndsw1a sw1afb sw1aout gndsw2b sw2bfb sw2bout sw2ain o/p drive buck 2a 500 ma sw2bin o/p drive buck2b 500 ma gndsw2a sw2afb sw2aout gndsw3 sw3fb sw3in sw3out o/p drive boost 350 ma vinaudio vaudio on2b on1b pums1 li cell charger simen esimen viben vaudio pass fet violo pass fet viohi pass fet vdig pass fet vrfdig pass fet vrfref vrfcp vrfbg pass fets vsim vesim pass fets vvib pass fet vgen pass fet vrf1 vrf2 vmmc1 vmmc2 regulator external enable control monitor timer o/p drive 32x pll 32 khz crystal osc pums2 pums3 on3b standbypri refatlas vatlas gen gpo3 to trimmed circuits spi control logic trim-in-package a to d input selector microphone bias rbias rbias rbias detect input selector detect pgam arx mixer & mono adder & selector selector router a to d d to a voice codec 5 4 alsp ahsr ahsl pgast pga pga pga pga gndaud3 gndaud5 gndaud1 gndaud2 mc1rin mc2in txin mc1rb mc1lb mc2b mc1lin txout spp lspp spm lspm hsr hsldet hspgf vinlsp gndlsp rxoutr rxoutl hspgs cdcout hsl bcl1 fs1 rx1 tx1 bcl2 fs2 rx2 tx2 clia clib audio bus interface detect pll plllpf gndpll refd refc refa refb references stereo d to a useroff 32 khz buffer lobatb pwgt1drv pwgt1en pwgt2drv pwgt2en pwr gate drive & chg pump vbkup2 to interrupt section thermal warning detection vbus vbus 5v pass fet phantom ground 4 lcell switch enables & control spi result registers interrupt inputs gndsub8 viniolo violo viniohi viohi vindig vdig vinrfdig vrfdig vinrfref vrfref vinsim vsim vesim vinvib vvib vingen vgen vrf1drv vrf1 csout pcut gndctrl core control logic, timers, & interrupts 32 khz internal osc vcam pass fet vincam vcam gndledbl asp rxinr rxinl arxin vrf2drv vrf2 vmmc1drv vmmc1 vmmc2drv vmmc2 icscan gpo4 regen chrgisnsp chrgctrl chrgmod0 chrgisnsn bpfet chrgraw chrgled batt battisns battfet bp voltage / current sensing & translation charger interface and control: 4 bit dac, clamp, protection, trickle generation battery interface & protection from li cell adin6 adin9 adin8 adin11 adin10 gndledtc gndchrg vatlas gndatlas clk32kmcu clksel gndaud4 gndreg1 gndreg2 dvssw2b dvssw2a dvssw1b dvssw1a dvs control adout spare2 spare4 audio gndsub7 gndsub6 gndsub5 gndsub4 gndsub3 gndsub2 gndsub1 primosi amc1l amc2 amc1r atxin lspl chrgmod1 vrfbg memhlddrv pwrrdy from usb cea936 to usb cea936 adin5 ledmd2 ledmd3 ledmd4 ledad1 ledad2 ledkp ledr1 ledg1 ledb1 ledr2 ledg2 ledb2 ledr3 ledg3 ledb3 backlight led drive tri-color led drive vrfcp a/d result a/d control trigger handling battdetb chrgse1b ictest mc13783 hsdet usb/rs-232 bus udm udp urxvm urxvp urcvd utxenb use0vm udatvp ref uid usb on-the-go + - ref to charger + - usb car kit detect vusb vinbus vusb 3.3v pass fet usben gndusba gndusbd umod1 usbvcc to/from audio umod0 result registers shift register to core logic to interrupt section ldo monitoring and eol detection ldos shift register lobat ref + - bp spi sw1abspb sw2abspb
introduction mc13783 technical data, rev. 3.5 4 freescale semiconductor 1.1 audio the audio section is composed of microphone amplifiers and speaker amplifiers, a voice codec, and a stereo dac. three microphone amplifiers are available for amplification of two handset microphones and of the headset microphone. the feedback netw orks are fully integrated for a current input arrangement. a line input buffer amplifier is provided for connecting external sources. all microphones have their own stabilized supply with an integrated microphone sensitivity setting. the microphone supplies can be disabled. the headset microphone supply has a fully integrated microphone detection. several speaker amplifiers are provided. a bridged earpiece amplifier is available to drive an earpiece. also, a battery supplied bridged amplifier with thermal protection is in cluded to drive a low ohmic speaker for speakerphone and aler t functionality. the performanc e of this amplifier allows it to be used as well for earpiece drive to support applicatio ns with a single transducer combin ing earpiece, speakerphone and alert functionality, thus avoiding the use of multiple transducers. a left audio out is provided which in combination with a discrete power ampl ifier and the integrated speaker amplifier allows for a ster eo speaker application. two, single-en ded amplifiers are included for the stereo headset drive including headset detection. the stereo headset return path is connected to a phantom ground which avoids the use of large dc decoupling capacitors. the additional stereo receive signal outputs can be used for connection to external accessories like a car kit. via a stereo line in, external sources such as an fm radio or standalone mi di ringer can be applied to the receive path. a voice codec with a dual path ad c is implemented following gsm audio requirements. both narrow band and wide band voice is supported. the dual path adc allows for conversion of two microphone signal sources at the same time for no ise cancellation or stereo applicati ons as well as for stereo recording from sources like fm radio. a 16-bit stereo dac is available which supports multi-clock modes. an on-board pll ensures proper clock ge neration. the voice codec and the stereo dac can be operated at the same time via two interchangeab le buses supporting master and slave mode, networ k mode, as well as the different protocols like i2s. volume control is included in both transmit and recei ve paths. the latter also includes a balance control for stereo. the mono adder in the receive path allows for listening to a stereo source on a mono transducer. the receive paths for stereo and mono are separated to allow the tw o sources to be played back simultaneously on different outputs. the different s ources can be analog mixed a nd two sources on the ssi configured in network mode can be mixed as well. 1.2 switchers and regulators the mc13783 provides most of the te lephone reference and supply voltages. four down converters and an up co nverter are included. the down, or bu ck, converters provide the supply to the processors and to other low vo ltage circuits such as io and memory. the four down converters can be combined into two higher power converters. dynami c voltage scaling is prov ided on each of the down converters. this allows under close processor control to adapt the output voltage of the converters to minimize processor current drain. the up, or boost, converter supplies the white backlight leds and the
introduction mc13783 technical data, rev. 3.5 freescale semiconductor 5 regulators for the usb transceiver. the boost converte r output has a backlight headroom tracking option to reduce overall power consumption. the regulators are directly supplied from the battery or from the switch ers and include supplies for io and peripherals, audio, camera, multi me dia cards, sim cards, memory an d the transceivers. enables for external discrete regulators are included as well as a vibrator motor regulator. a dedicated preamplifier audio output is available for multifunction vibrating transducers. drivers for power gating with external nmos transistor s are provided including a fully integrated charge pump. this will allow to power down parts of the processor to reduce leakage current. 1.3 battery management the mc13783 supports different charging and supply schemes including single path and serial path charging. in single path ch arging, the phone is always supplied from the battery and therefore always has to be present and valid. in a serial path charging sch eme, the phone can operate directly from the charger while the battery is remove d or deeply discharged. the charger interface provides line ar operation via an integrated dac and unregulated operation like used for pulsed charging. it incorporates a standalone trickle charge mode in case of a dead battery with led indicator driver. over voltage, short circuit and unde r voltage detectors are included as well as charger detection and removal. the charger includes the n ecessary circuitry to allow for usb charging and for reverse supply to an external accessory. the battery management is completed by a battery presence detector and an a to d converter that serves for me asuring the charge current, battery and other supply voltages as well as for measuring the battery thermistor and die temperature. 1.4 logic the mc13783 is fully programmable via spi bus. addi tional communication is provided by direct logic interfacing. default startup of the device is selectable by hard-wiring the power up mode select pins. both the call processor and the applications proce ssor have full access to the mc13783 resources via two independent spi busses. the primary spi bus is able to allow the secondary spi bus to control all or some of the registers. on top of this an arbitration mechanism is built in for the audio, the power and adc functions. this together will avoi d programming conflicts in case of a dual processor type of application. the power cycling of the phone is driven by the mc13783. it has the interfaces fo r the power buttons and dedicated signaling interfacing with the processor. it also ensures the supply of the memory and other circuits from the coin cell in case of brief power failures. a charger for the coin cell is included as well. several pre-selectable power modes are provided such as sdram self refresh mode and user off mode. the mc13783 provides the timekeeping based on an in tegrated low power oscillator running with a standard watch crystal. this oscillator is used for internal clocking, the contro l logic, and as a reference for the switcher pll. the timekeeping includes time of day, calendar and alarm. the clock is put out to the processors for reference and deep sleep mode clocking.
signal descriptions mc13783 technical data, rev. 3.5 6 freescale semiconductor 1.5 miscellaneous functions the drivers and comparators for a usb on-the-go and a cea-936-a compatible usb carkit including audio routing, as well as rs232 inte rfaces are provided. special precautions are taken to allow for specific booting and accessory detection modes. current sources are provided to drive tricolored funlights and si gnaling leds. the funlights have preprogrammed lighting patterns. th e wide programmability of the tricolored led drivers allows for applications such as audio modulati on. three backlight drivers with auto dimming are included as well for keypad and dual display backlighting. a dedicated interface in combination with the a to d converter allow for precise resistive touchscreen reading. pen touch wake up is included. 2 signal descriptions the below pinout description gives the pin name per functional block with its row- column coordinates, its maximum voltage rating, and a functional description. table 1. pinout listing pin location rating* function charger chrgraw a18 a19 b19 ehv 1. charger input 2. output to battery supplied accessories chrgctrl c18 ehv driver output for charger path fets m1 and m2 bpfet b15 ehv 1. driver output for dual path regulated bp fet m4 2. driver output for separate usb charger path fets m5 and m6 chrgisnsp b17 mv charge current sensing point 1 chrgisnsn c14 mv charge current sensing point 2 bp b13 mv 1. application supply point 2. input supply to the mc13783 core circuitry 3. application supply voltage sense battfet a12 mv driver output for battery path fet m3 battisns a14 mv battery current sensing point 1 batt d15 mv 1. battery positive terminal 2. battery current sensing point 2 3. battery supply voltage sense chrgmod0 d17 lv selection of the mode of charging chrgmod1 a16 lv selection of the mode of charging * the maximum voltage rating is given per category of pins: ? ehv for extended high voltage (20 v) ? hv for high voltage (7.5 v) ? emv for extended medium voltage (5.5 v) ? mv for medium voltage (4.65 v) ? lv for low voltage (3.1 v)
signal descriptions mc13783 technical data, rev. 3.5 freescale semiconductor 7 chrgse1b f15 lv charger forced se1 detection input chrgled d13 ehv trickle led driver output gndchrg j11 ? ground for charger interface led drivers ledmd1 b8 emv main display backlight led driver output 1 ledmd2 f9 emv main display backlight led driver output 2 ledmd3 e9 emv main display backlight led driver output 3 ledmd4 c9 emv main display backlight led driver output 4 ledad1 c8 emv auxiliary display backlight led driver output 1 ledad2 e8 emv auxiliary display backlight led driver output 2 ledkp c7 emv keypad lighting led driver output ledr1 b10 emv tricolor red led driver output 1 ledg1 e11 emv tricolor green led driver output 1 ledb1 f11 emv tricolor blue led driver output 1 ledr2 e10 emv tricolor red led driver output 2 ledg2 f10 emv tricolor green led driver output 2 ledb2 g10 emv tricolor blue led driver output 2 ledr3 f8 emv tricolor red led driver output 3 ledg3 c10 emv tricolor green led driver output 3 ledb3 b9 emv tricolor blue led driver output 3 gndledbl h10 ? ground for backlight led drivers gndledtc j10 ? ground for tricolor led drivers mc13783 core vatlas c12 lv regulated supply output for the mc13783 core circuitry refatlas b11 lv main bandgap reference gndatlas h11 ? ground for the mc13783 core circuitry switchers sw1ain k18 mv switcher 1a input sw1aout k17 mv switcher 1a output sw1afb l18 lv switcher 1a feedback table 1. pinout listing (continued) pin location rating* function * the maximum voltage rating is given per category of pins: ? ehv for extended high voltage (20 v) ? hv for high voltage (7.5 v) ? emv for extended medium voltage (5.5 v) ? mv for medium voltage (4.65 v) ? lv for low voltage (3.1 v)
signal descriptions mc13783 technical data, rev. 3.5 8 freescale semiconductor dvssw1a j15 lv dynamic voltage scali ng logic input for switcher 1a gndsw1a l17 ? ground for switcher 1a sw1bin n18 mv switcher 1b input sw1bout n17 mv switcher 1b output sw1bfb m18 lv switcher 1b feedback dvssw1b k15 lv dynamic voltage scali ng logic input for switcher 1b gndsw1b m17 ? ground for switcher 1b sw2ain p18 mv switcher 2a input sw1abspb p11 lv sw1 mode configuration sw2aout r18 mv switcher 2a output sw2afb p15 lv switcher 2a feedback dvssw2a h15 lv dynamic voltage scali ng logic input for switcher 2a gndsw2a p17 ? ground for switcher 2a sw2bin u18 mv switcher 2b input sw2bout t18 mv switcher 2b output sw2bfb r17 lv switcher 2b feedback dvssw2b j14 lv dynamic voltage scali ng logic input for switcher 2b gndsw2b t17 ? ground for switcher 2b sw2abspb r12 lv sw2 mode configuration sw3in j17 hv switcher 3 input sw3out h18 hv switcher 3 output sw3fb h17 hv switcher 3 feedback gndsw3 j18 ? ground for switcher 3 power gating pwgt1en l14 lv power gate driver 1 enable pwgt1drv m15 emv power gate driver 1 output pwgt2en l15 lv power gate driver 2 enable pwgt2drv k14 emv power gate driver 2 output regulators vinaudio u12 mv input regulator audio table 1. pinout listing (continued) pin location rating* function * the maximum voltage rating is given per category of pins: ? ehv for extended high voltage (20 v) ? hv for high voltage (7.5 v) ? emv for extended medium voltage (5.5 v) ? mv for medium voltage (4.65 v) ? lv for low voltage (3.1 v)
signal descriptions mc13783 technical data, rev. 3.5 freescale semiconductor 9 vaudio u10 lv output regulator audio viniolo u13 mv input regulator low voltage io violo v13 lv output regulator low voltage io viniohi b7 mv input regulator high voltage io viohi b6 lv output regulator high voltage io vindig r11 mv input regulator general digital vdig u11 lv output regulator general digital vinrfdig k5 mv input regulator transceiver digital vrfdig k2 lv output regulator transceiver digital vinrfref k7 mv input regulato r transceiver reference vrfref g3 lv output regulator transceiver reference vrfcp g2 lv output regulator transceiver charge pump vrfbg c11 lv bandgap reference output for transceiver vinsim f2 mv input regulator sim card and esim card vsim e3 lv output regulator sim card vesim f3 lv output regulator esim card vinvib g5 mv input regulator vibrator motor vvib e2 lv output regulator vibrator motor vingen g17 mv input regulator graphics accelerator vgen g18 lv output regulator graphics accelerator vincam v12 mv input regulator camera vcam v11 lv output regulator camera vrf2drv j6 mv drive output regulator transceiver vrf2 j5 lv output regulator transceiver vrf1drv k8 mv drive output regulator transceiver vrf1 j3 lv output regulator transceiver vmmc1drv l7 mv drive output regulator mmc1 module vmmc1 k6 lv output regulator mmc1 module vmmc2drv j2 mv drive output regulator mmc2 module vmmc2 k3 lv output regulator mmc2 module table 1. pinout listing (continued) pin location rating* function * the maximum voltage rating is given per category of pins: ? ehv for extended high voltage (20 v) ? hv for high voltage (7.5 v) ? emv for extended medium voltage (5.5 v) ? mv for medium voltage (4.65 v) ? lv for low voltage (3.1 v)
signal descriptions mc13783 technical data, rev. 3.5 10 freescale semiconductor simen d19 lv vsim enable input esimen f16 lv vesim enable input viben e19 lv vvib enable input regen e18 lv regulator enable input gpo1 g8 lv general purpose output 1 to be used for enabling a discrete regulator gpo2 f6 lv general purpose output 2 to be used for enabling a discrete regulator gpo3 e5 lv general purpose output 3 to be used for enabling a discrete regulator gpo4 g9 lv general purpose output 4 to be used for enabling a discrete regulator gndreg1 n12 ? ground for regulators 1 gndreg2 k10 ? ground for regulators 2 usb/rs232 udp c2 emv 1. usb transceiver cable interface, d+ 2. rs232 transceiver cable interface, transmit output or receive input signal udm d2 emv 1. usb transceiver cable interface, d- 2. rs232 transceiver cable interface, receive input or transmit output signal uid f7 emv usb on the go transceiver cable id resistor connection udatvp c5 lv 1. usb processor interface transmit data input (logic level version of d+/d-) or transmit positive data input (logic level version of d+) 2. optional usb processor interface receive data output (logic level version of d+/d-) 3. rs232 processor interface use0vm c6 lv 1. usb processor interface transmit sing le ended zero signal input or transmit minus data input (logic level version of d-) 2. optional usb processor interface received single ended zero output 3. optional rs232 processor interface utxenb c4 lv 1. usb processor interface transmit enable bar urcvd b5 lv optional usb receiver processor interfac e differential data output (logic level version of d+/d-) urxvp b3 lv optional usb receiver processor interface data output (logic level version of d+) urxvm b2 lv 1. optional usb receiver processor interface data output (logic level version of d-) 2. optional rs232 processor interface umod0 h7 lv usb transceiver operation mode selection at power up 0 umod1 g6 lv usb transceiver operation mode selection at power up 1 usben c3 lv bootmode enable for usb/rs232 interface vinbus b4 emv input for vbus and vusb regulators for usb on the go mode table 1. pinout listing (continued) pin location rating* function * the maximum voltage rating is given per category of pins: ? ehv for extended high voltage (20 v) ? hv for high voltage (7.5 v) ? emv for extended medium voltage (5.5 v) ? mv for medium voltage (4.65 v) ? lv for low voltage (3.1 v)
signal descriptions mc13783 technical data, rev. 3.5 freescale semiconductor 11 vbus d3 ehv emv when in common input configuration, shorted to chrgraw 1. usb transceiver cable interface vbus 2. output vbus regulator in usb on the go mode when in separate input configur ation, not shorted to chrgraw 1. usb transceiver cable interface vbus 2. output vbus regulator in usb on the go mode vusb f5 mv output vusb regulator as used by the usb transceiver usbvcc e7 lv supply for processor interface gndusba a1 a2 b1 ? ground for usb transceiver and usb cable gndusbd k9 ? ground for usb processor interface control logic on1b e16 lv power on/off button connection 1 on2b e15 lv power on/off button connection 2 on3b g14 lv power on/off button connection 3 wdi f17 lv watchdog input resetb g15 lv reset output resetbmcu f18 lv reset for the processor standbypri h14 lv standby input si gnal from primary processor standbysec j13 lv standby input sign al from secondary processor lobatb n14 lv low battery indicator signal or end of life indicator signal pwrrdy u17 lv power ready signal after dvs and power gate transition pwrfail f13 lv powerfail indicator output to processor or system useroff e14 lv user off signaling from processor memhlddrv g12 lv memory hold fet drive for power cut support csout g11 lv chip select output for memory licell c16 mv 1. coincell supply input 2. coincell charger output vbkup1 e12 lv backup output voltage for memory vbkup2 f12 lv backup output voltage for processor core gndctrl j12 ? ground for control logic table 1. pinout listing (continued) pin location rating* function * the maximum voltage rating is given per category of pins: ? ehv for extended high voltage (20 v) ? hv for high voltage (7.5 v) ? emv for extended medium voltage (5.5 v) ? mv for medium voltage (4.65 v) ? lv for low voltage (3.1 v)
signal descriptions mc13783 technical data, rev. 3.5 12 freescale semiconductor oscillator and real time clock xtal1 v16 lv 32.768 khz oscillator crystal connection 1 xtal2 v14 lv 32.768 khz oscillator crystal connection 2 clk32k r14 lv 32 khz clock output clk32kmcu e13 lv 32 khz clock output to the processor clksel u16 lv enables the rc cl ock routing to the outputs gndrtc v15 ? ground for the rtc block power up select pums1 h6 lv power up mode supply setting 1 pums2 j7 lv power up mode supply setting 2 pums3 h5 lv power up mode supply setting 3 ictest f14 lv test mode selection icscan u14 lv scan mode selection spi interface privcc n2 lv supply for primary spi bus and audio bus 1 priclk n5 lv primary spi clock input primosi n8 lv primary spi write input primiso p7 lv primary spi read output prics n6 lv primary spi select input priint p5 lv interrupt to processor controlling the primary spi bus secvcc n3 lv supply for secondary spi bus and audio bus 2 secclk p6 lv secondary spi clock input secmosi r6 lv secondary spi write input secmiso r5 lv secondary spi read output seccs p8 lv secondary spi select input secint r7 lv interrupt to processor controlling the secondary spi bus gndspi l9 lv ground for spi interface a to d converter battdetb k13 lv battery thermistor presence detect output adin5 m14 lv adc generic input channel 5, group 1 table 1. pinout listing (continued) pin location rating* function * the maximum voltage rating is given per category of pins: ? ehv for extended high voltage (20 v) ? hv for high voltage (7.5 v) ? emv for extended medium voltage (5.5 v) ? mv for medium voltage (4.65 v) ? lv for low voltage (3.1 v)
signal descriptions mc13783 technical data, rev. 3.5 freescale semiconductor 13 adin6 u15 lv adc generic input channel 6, group 1 adin7 r15 lv adc generic input channel 7, group 1 adin8 p14 lv adc generic input channel 8, group 2 adin9 v17 lv adc generic input channel 9, group 2 adin10 v18 lv adc generic input channel 10, group 2 adin11 v19 w18 w19 lv adc generic input channel 11, group 2 tsx1 p13 lv adc generic input channel 12 or touchscreen input x1, group 2 tsx2 l13 lv adc generic input channel 13 or touchscreen input x2, group 2 tsy1 p12 lv adc generic input channel 14 or touchscreen input y1, group 2 tsy2 m13 lv adc generic input channel 15 or touchscreen input y2, group 2 adref r13 lv reference for adc and touchscreen interface adtrig n15 lv adc trigger input adout e6 lv adc trigger output gndadc l12 ? ground for a to d circuitry audio bus bcl1 m7 lv bit clock for audio bus 1. input in slave mode, output in master mode fs1 m9 lv frame synchronization clock for audio bus 1. input in slave mode, output in master mode rx1 l5 lv receive data input for audio bus 1 tx1 m6 lv transmit data output for audio bus 1 bcl2 m8 lv bit clock for audio bus 2. input in slave mode, output in master mode fs2 m2 lv frame synchronization clock for audio bus 2. input in slave mode, output in master mode rx2 m3 lv receive data input for audio bus 2 tx2 m5 lv transmit data output for audio bus 2 clia l6 lv clock input for audio bus 1 or 2 clib l3 lv clock input for audio bus 1 or 2 audio transmit mc1rb r2 lv handset primary or right microphone supply output with integrated bias resistor mc1lb p3 lv handset secondary or left microphone supply output with integrated bias resistor table 1. pinout listing (continued) pin location rating* function * the maximum voltage rating is given per category of pins: ? ehv for extended high voltage (20 v) ? hv for high voltage (7.5 v) ? emv for extended medium voltage (5.5 v) ? mv for medium voltage (4.65 v) ? lv for low voltage (3.1 v)
signal descriptions mc13783 technical data, rev. 3.5 14 freescale semiconductor mc2b p2 lv headset microphone supply output wit h integrated bias resistor and detect mc1rin v2 lv handset primary or right microphone amplifier input mc1lin u2 lv handset secondary or left microphone amplifier input mc2in u3 lv headset microphone amplifier input txin u4 lv general purpose line level transmit input txout v3 lv buffered output of cea-936-a microphone signal audio receive spp v9 lv handset earpiece speaker amplifier output positive terminal spm v10 lv handset earpiece speaker amplifier output minus terminal vinlsp v6 mv handset loudspeaker and alert amplifier supply input lspp v5 mv handset loudspeaker and alert amplifier positive terminal lspm v4 mv handset loudspeaker and alert amplifier minus terminal gndlsp v1 w1 w2 ? ground for loudspeaker amplifier lspl u5 lv low power output for discrete loudspeaker amplifier, associated to left channel audio cdcout u6 lv low power output for discrete amplifier, associated to voice codec channel hsl v8 lv headset left channel amplifier output hsr u9 lv headset right channel amplifier output hspgf v7 lv headset phantom ground power line (force) hspgs p10 lv headset phantom ground feedback line (sense) hsdet r10 lv headset sleeve detection input hsldet r8 lv headset left detection input rxoutr u7 lv low power receive output for accessories right channel rxoutl p9 lv low power receive output for accessories left channel rxinr r9 lv general purpose receive input right channel rxinl u8 lv general purpose receive input left channel audio other refa r3 lv reference for audio amplifiers refb t3 lv reference for low noise audio bandgap refc t2 lv reference for voice codec table 1. pinout listing (continued) pin location rating* function * the maximum voltage rating is given per category of pins: ? ehv for extended high voltage (20 v) ? hv for high voltage (7.5 v) ? emv for extended medium voltage (5.5 v) ? mv for medium voltage (4.65 v) ? lv for low voltage (3.1 v)
signal descriptions mc13783 technical data, rev. 3.5 freescale semiconductor 15 refd l2 lv reference for stereo dac plllpf h2 lv connection for the stereo dac pll low pass filter. gndpll h3 ? dedicated ground for the stereo dac pll block. gndaud1 l10 ? ground for audio circuitry 1 (analog) gndaud2 m10 ? ground for audio circuitry 2 (analog) gndaud3 m11 ? ground for audio circuitry 3 (analog) gndaud4 m12 ? ground for audio circuitry 4 (digital) gndaud5 h9 ? ground for audio circuitry 5 (digital) thermal grounds gndsub1 n11 ? non critical signal ground and thermal heatsink gndsub2 k12 ? non critical signal ground and thermal heatsink gndsub3 k11 ? non critical signal ground and thermal heatsink gndsub4 h12 ? non critical signal ground and thermal heatsink gndsub5 j9 ? non critical signal ground and thermal heatsink gndsub6 j8 ? non critical signal ground and thermal heatsink gndsub7 l8 ? non critical signal ground and thermal heatsink gndsub8 l11 ? non critical signal ground and thermal heatsink future use spare2 h8 tbd spare ball for future use spare4 h13 tbd spare ball for future use table 1. pinout listing (continued) pin location rating* function * the maximum voltage rating is given per category of pins: ? ehv for extended high voltage (20 v) ? hv for high voltage (7.5 v) ? emv for extended medium voltage (5.5 v) ? mv for medium voltage (4.65 v) ? lv for low voltage (3.1 v)
electrical characteristics mc13783 technical data, rev. 3.5 16 freescale semiconductor 3 electrical characteristics 3.1 absolute maximum ratings table 2 gives the maximum allowed voltages, current and temperature ratings which can be applied to the ic. exceeding these ratings could damage the circuit. 3.2 current consumption the current consumption of the indi vidual blocks is described in de tail throughout this specification. for convenience, below a summary table is included with the main characterist ics. note that the external loads are not taken into account. table 2. absolute maximum ratings parameter min typ max units charger input voltage -0.3 ? +20 v usb input voltage if common to charger -0.3 ? +20 v usb input voltage if separate from charger -0.3 ? +5.50 v battery voltage -0.3 ? +4.65 v coincell voltage -0.3 ? +4.65 v ambient operating tem perature range -30 ? +85 c operating junction temperature range -30 ? +125 c storage temperature range -65 ? +150 c esd protection human body model 2.0 ? ? kv table 3. summary of current consumption mode typ max unit rtc 5 6 a off 30 45 a power cut 35 52 a user off 60 91 a on standby 135 220 a on default 620 1000 a on audio call 7.3 9.9 ma on stereo playback 9.5 12.1 ma
functional description mc13783 technical data, rev. 3.5 freescale semiconductor 17 4 functional description 4.1 logic the logic portions of the mc13783 includes the following: ? section 4.1.1, ?programmability ,? on page 17 includes a description of the dual spi interface. ? section 4.1.2, ?clock generati on and real time clock ,? on page 21 includes a description of the 32.768 khz real time clock generation. ? section 4.1.3, ?power control system ,? on page 22 describes the power control logic, including interface and operated modes. 4.1.1 programmability 4.1.1.1 spi interface the mc13783 ic contains two spi inte rface ports which allow parallel access by both the call processor and the applications pro cessor to the mc13783 register set. via th ese registers the mc13783 resources can be controlled. the registers also provide status information about how the mc13783 ic is operating as well as information on external si gnals. the spi interface is compri sed of the signals listed below. both spi ports are configured to ut ilize 32-bit serial data words, using 1 read/write bit, 6 address bits, 1 null bit, and 24 data bits. the spi ports? 64 registers correspond to the 6 address bits. table 4. spi interface pin description description spi bus priclk primary processor clock input line, data shifting occurs at the rising edge. primosi primary processor serial data input line. primiso primary processor serial data output line. prics primary processor clock enable line, active high. secclk secondary processor clock input line, data shifting occurs at the rising edge. secmosi secondary processor serial data input line. secmiso secondary processor serial data output line. seccs secondary processor clock enable line, active high. interrupt priint primary processor interrupt. secint secondary processor interrupt. supply privcc primary processor spi bus supply. secvcc secondary processor spi bus supply
functional description mc13783 technical data, rev. 3.5 18 freescale semiconductor 4.1.1.2 register set the register set is given in table 5 . 4.1.1.3 interface requirements 4.1.1.3.1 spi inte rface description the operation of both spi interfaces is equivalent. ther efore, all spi bus names without prefix pri or sec correspond to both the prispi and secspi interfaces. the control bits are organized into 64 fields. each of these 64 fields contains 32 bits. a maximum of 24 data bits is used per field. in addition, there is on e ?dead? bit between the da ta and address fields. the remaining bits include 6 address bits to address the 64 data fields and one write enable bit to select whether the spi transaction is a read or a write. for each spi transfer, first a one is written to the read/wr ite bit if this spi transfer is to be a write. a zero is written to the read/write bit if this is to be a re ad command only. if a zero is written, then any data sent after the address bits are ignored and the internal co ntents of the field addressed do not change when the 32nd clk is sent. next the 6-bit address is written, msb first. finally, data bits are written, msb first. once all the data bits are written then the data is tran sferred into the actual registers on the falling edge of the 32nd clk. table 5. register set register register register register 0 interrupt status 0 16 regen assignment 32 regulator mode 0 48 charger 1 interrupt mask 0 17 control spare 33 regulator mode 1 49 usb 0 2 interrupt sense 0 18 memory a 34 power miscellaneous 50 charger usb 1 3 interrupt status 1 19 memory b 35 power spare 51 led control 0 4 interrupt mask 1 20 rtc time 36 audio rx 0 52 led control 1 5 interrupt sense 1 21 rtc alarm 37 audio rx 1 53 led control 2 6 power up mode sense 22 rtc day 38 audio tx 54 led control 3 7 identification 23 rtc day alarm 39 ssi network 55 led control 4 8 semaphore 24 switchers 0 40 audio codec 56 led control 5 9 arbitration peripheral audio 25 switchers 1 41 audio stereo dac 57 spare 10 arbitration switchers 26 switchers 2 42 audio spare 58 trim 0 11 arbitration regulators 0 27 switchers 3 43 adc 0 59 trim 1 12 arbitration regulators 1 28 switchers 4 44 adc 1 60 test 0 13 power control 0 29 switchers 5 45 adc 2 61 test 1 14 power control 1 30 regulator setting 0 46 adc 3 62 test 2 15 power control 2 31 regulator setting 1 47 adc 4 63 test 3
functional description mc13783 technical data, rev. 3.5 freescale semiconductor 19 the default cs polarity is active high. the cs line must remain acti ve during the entire spi transfer. in case the cs line goes inactive during a spi transfer all data is ignored. to start a ne w spi transfer, the cs line must go inactive and then go active again. the miso line will be tri- stated while cs is low. note that not all bits are truly writable. refer to th e individual subcircuit descriptions to determine the read/write capability of each bit. all unused spi bits in each register must be written to a zero. spi readbacks of the address field and unu sed bits are returned as zero. to read a field of data, the miso pin will output the data field pointed to by the 6 addres s bits loaded at the beginning of the spi sequence. figure 2. spi transfer protocol single read/write access figure 3. spi transfer protocol multiple read/write access 4.1.1.3.2 spi requirements the requirements for both spi interfaces are equivalent. therefore, all spi bus names without prefix pri or sec correspond to both spi interfaces. the below di agram and table summarize the spi electrical and timing requirements. the spi input and output levels are set independently vi a the privcc and secvcc pins by connecting tho se to the proper supply. cs clk mosi miso write_en addr es s5 address4 address3 addr ess2 address 1 address 0 data 23 data 1 data 0 data 23 data 1 data 0 data 22 data 22 ?dead bit? 24 bits data 24 bits data 24 bits data 24 bits data preamble first address preamble a nother address mosi miso cs
functional description mc13783 technical data, rev. 3.5 20 freescale semiconductor figure 4. spi interface timing diagram table 6. spi interface timing specifications parameter description t min (ns) t selsu time cs has to be high before the first rising edge of clk 20 t selhld time cs has to remain high after the last falling edge of clk 20 t sellow time cs has to remain low between two transfers 20 t clkper clock period of clk 1 1 equivalent to a maximum clock frequency of 20 mhz. 50 t clkhigh part of the clock period where clk has to remain high 20 t clklow part of the clock period where clk has to remain low 20 t wrtsu time mosi has to be stable before the next rising edge of clk 5 t wrthld time mosi has to remain stable after the rising edge of clk 5 t rdsu time miso will be stable before the next rising edge of clk 5 t rdhld time miso will remain stable after the falling edge of clk 5 t rden time miso needs to become active after the rising edge of cs 5 t rddis time miso needs to become inactive after the falling edge of cs 5 table 7. spi interface logic io specifications parameter condition min max units input high cs, mosi, clk ? 0.7*vcc vcc+0.5 v input low cs, mosi, clk ? 0 0.3*vcc v output low miso, int output sink 100 a00.2v output high miso, int output source 100 a vcc-0.2 vcc v note: vcc refers to privcc and secvcc respectively. cs clk t selsu t selhld t clk per t clk high t clk low mosi miso t wrtsu t wrthld t rdsu t rddis t rden t rdhld t sellow
functional description mc13783 technical data, rev. 3.5 freescale semiconductor 21 4.1.2 clock generation and real time clock 4.1.2.1 clock generation the mc13783 generates a 32.768 khz clock as well as seve ral 32.768 khz derivative cl ocks that are used internally for control. in ad dition, a 32.768 khz square wave is output to external pins. 4.1.2.1.1 clocking scheme the mc13783 contains an internal rc oscillator powered fr om vatlas that deli vers a 32 khz nominal frequency (20%) at its output when an external 32.768 khz crystal is not present. the rc oscillator will then be used to run the debounce logic, the pll for th e switchers, the real time clock (rtc) and internal control logic, and can also be output on the clk32k pin. 4.1.2.2 real time clock this section provides an overview of the real time clock (rtc). 4.1.2.2.1 time and day counters the real time clock runs from the 32 khz clock. this clock is divided down to a 1 hz time tick which drives a 17 bit time of day (tod) counter . the tod counter count s the seconds during a 24 hour period from 0 to 86,399 and will then roll over to 0. when the roll over occurs, it increments the 15-bit day counter. the day counter can count up to 32767 days . the 1hz time tick can be used to generate an 1hzi interrupt. the 1hzi can be masked with corresponding 1hzm mask bit. if the tod and day registers are read at a point in time in which day is incremented, then care must be taken that, if day is read first, day has not changed before reading tod. in order to guarantee stable tod and day data, al l spi reads and writes to tod and day data should happen immediately after the 1hzi interrupt occurs. alternatively, tod or day readbacks could be double-read and then compared to veri fy that they haven't changed. this requirement results from the fact that the 32.768 khz clock is complete ly independent of the spi clock and the two cannot be synchronized. 4.1.2.2.2 time of day alarm a time of day (tod) alarm function can be used to turn on the phone and alert th e processor. if the phone is already on, the processor will be interrupted. the toda and daya re gisters are used to set the alarm time. when the tod counter is equal to the value in toda and the day counter is equal to the value in daya, the todai interrupt will be generated. mc13783 makes it convenient to schedule multiple daily events, where a single list could be used, or to skip any number of days.
functional description mc13783 technical data, rev. 3.5 22 freescale semiconductor 4.1.3 power control system the power control system on mc13783 in terfaces with the processors via di fferent io signals and the spi bus. it also uses on-chip signals a nd detector outputs. it supports a system with different operating modes as described below. the default power up state and seque nce of the mc13783 is c ontrolled by the power up mode select pins pums1, pums2 and pums3. in total three different sequences and five different default voltage setting combinations are provided. at powe r up all regulators and switchers are sequentially enabled at equidistant steps of 2ms to limit the inrush current. table 8. mc13783 operating modes mode description off only the mc13783 core circuitry at vatlas and the rtc module are powered. to exit the off mode requires a turn on event. cold start the switchers and regulators are powered up sequentially to limit the inrush current. at the end of the start-up phase, the resetb and resetbmcu will be made high and the circuit transitions to on. on the circuit is fully powered and under spi control. to st ay in this mode, the wdi pin has to be high and remain high. if not, the part will transition to off mode. memory hold all switchers and regulators are power ed off except for vbkup1 and vbkup2. the resetb and resetbmcu are low. the mc13783 enters cold start mode when a turn on event occurs. user off all switchers and regulators are powered of f except for vbkup1 and vbkup2. resetb is low and resetbmcu is kept high. the 32 khz output signal clk32kmcu can be maintained in this mode as well. the mc13783 enters warm start mode when a turn on event occurs. warm start the switchers and regulators are powered up sequentially to limit the inrush current. the reset signals resetb is kept low and resetbmcu is kept high and clk32kmcu can be kept active. at the end of the warm start up phase, the r esetb will be made high and the circuit transitions to on. power cuts defined as a momentary loss of power. this c an be caused by battery contact bounce or a user-initiated battery swap. the memory and the processor core are automatically backed up in that case by the coin cell depending on the power cut support mode selected. the maximum duration of a power cut as well as the maximum number of power cuts to be supported are pr ogrammable. when exiting the power cut mode due to reapplication of power the system will start up again on the main battery and revert back to the battery supplied modes. turn on events if the mc13783 is in off, user off or memory ho ld mode, the circuit can be powered on via a turn-on event. the turn-on events are listed below. to indicate to the processor which turn-on event occurred, an interrupt bit is associated with each of the turn-on events. on1b, on2b or on3b pulled low, a power on/off button is connected here. ? chrgraw pulled high which is equivalent to plugging in a charger. ? bp crossing the minimum operating threshold which corresponds to attaching a charged battery to the phone. ? vbus pulled high which is equivalent to plugging in a supplied usb cable. ? time of day alarm which allows powering up a phone at a preset time.
functional description mc13783 technical data, rev. 3.5 freescale semiconductor 23 4.2 switchers and regulators 4.2.1 supply flow the switch mode power supplies and the linear regulators are dimensi oned to support a supply flow based upon figure 5. figure 5. supply distribution the minimum operating voltage for th e supply tree, while maintaining th e performance as specified, is 3.0 v. for lower voltages the performance may be degraded. table 9 summarizes supply output voltages. table 9. regulator output voltages supply output (v) load (ma) sw1a 0.900 - 1.675 in 25 mv steps, 1.700 - 2.200 in 100 mv steps 500 1a sw1b 500 sw2a 500 1a sw2b 500 sw3 5.0 / 5.5 350/300 vaudio 2.775 200 viohi 2.775 200 charger protect and detect boost switcher vusb vbus usb accessory voltage and current control battery coincell charge rtc memory backup backlight drivers buck 2a dvs modem and apps processors memory vvib vatlas viohi violo vaudio vcam vmmc1 vmmc2 vdig vgen vrf1, vrf2, vrfref, vrfdig, vrfbg, vrfcp local supply local audio vibrator motor peripherals and mmc camera io and digital peripherals and io transceivers enables for discrete regs usb transceiver buck 2b dvs vsim vesim (e)sim card + interface buck 1b dvs buck 1a dvs rgb led drivers bp
functional description mc13783 technical data, rev. 3.5 24 freescale semiconductor table 10 lists characteristics that apply to mc13783 regulators. table 11 on page 25 lists characteristics that apply only to the buck switchers. violo 1.2/1.3/1.5/.18 150 (vout < 1.5v)/200 (vout 1.5v) vdig 1.2/1.3/1.5/.18 150 (v out < 1.3v)/200 (vout 1.3v) vrfdig 1.2/1.5/1. 8/1.875 150 (vout < 1.8v)/200 (vout 1.8v) vgen 1.1/1.2/1.3/ 1.5/1.8/2.0/2.4/2.775 150 (vout < 1.5v)/200 (vout 1.5v) vcam 1.5/1.8/2.5/2.55/ 2.6/2.75/2.8/3.0 150 vrfbg 1.250 0.1 vrfref 2.475/2.600/2.700/2.775 50 vrfcp 2.700/2.775 50 vsim 1.8/2.9 60 vesim 1.8/2.9 60 vvib 1.3/1.8/2.0/3.0 200 vusb 2.775/3.3 50 vbus 5.0 50 vrf1 1.5/1.875/2.7/2.775 350 vrf2 1.5/1.875/2.7/2.775 350 vmmc1 1.6/1.8/2.0/2.6 /2.7/2.8/2.9/3.0 350 vmmc2 1.6/1.8/2.0/2.6 /2.7/2.8/2.9/3.0 350 table 10. regulator general characteristics parameter condition min typ max units operating input voltage range vinmin to vinmax ? vnom + 0.3 4.65 v output voltage vout vinmin < vin < vinmax ilmin < il < ilmax vnom - 3% vnom vnom + 3% v load regulation 1ma < il < ilmax for any vinmin < vin < vinmax ??0.20mv/ma active mode quiescent current vinmin < vin < vinmax il = 0 ?2030 a low power mode quiescent current vinmin < vin < vinmax il = 0 ? 5 10 a psrr il = 75% of ilmax 20 hz to 20 khz vin = vnom + 1v 50 60 ? db table 9. regulator output voltages (continued) supply output (v) load (ma)
functional description mc13783 technical data, rev. 3.5 freescale semiconductor 25 the buck switchers support dynamic vo ltage scaling (dvs). the buck sw itchers are designed to directly supply the processor cores. to reduce overall power consumption, core voltages of processors may be varied depending on the mode the processor is in. the dvs scheme of the buck switchers allows to transition between the different set poin ts in a controlled and smooth manner. for reduced current drain in low power modes, parts of a processor may be power gated, that is to say, the supply to that part of the processor is disabled. to simplify the supply tree an d to reduce the number of external components while maintaining flexibil ity, power gate switch drivers are included. minimum bypass capacitor value used as a condition for all other parameters. -35% 2.2 +35% f minimum bypass capacitor value for: vrfref, vrfcp, viohi, vsim, vesim used as a condition for all other parameters. -35% 1 ? f bypass capacitor value for vaudio used as a condition for all other parameters. -35% 1 +35% f bypass capacitor value for vrfbg used as a condition for all other parameters. ? 100 ? nf bypass capacitor esr 10 khz - 1 mhz 0 ? 0.1 table 11. buck switcher characteristics parameter condition min typ max units output voltage 2.8 v < bp < 4.65 v 0 < il < 500 ma 0.900 v to 1.675 v in 25 m v steps 1.700 v to 2.200 v in 100 v steps v output accuracy pwm mode, including ripple and load regulation -50 ? +50 mv transient load response il from 5 ma to 400 ma in 1 s il from 400 ma to 5 ma in 1 s ? ? +/- 25 mv effective quiescent current consumption pwm mode ? 50 ? a pfm mode ? 15 ? a external components inductor -20% 10 +20% h inductor resistance ? ? 0.16 bypass capacitor -35% 22 +35% f bypass capacitor esr 0.005 ? 0.1 table 10. regulator general characteristics (continued) parameter condition min typ max units
functional description mc13783 technical data, rev. 3.5 26 freescale semiconductor 4.3 audio 4.3.1 dual digital audio bus 4.3.1.1 interface the mc13783 is equipped with two i ndependent digital audio busses. both busses consist of a bit clock, word clock, receive data and transmit data signal lines. both busses can be redirected to either the voice codec or the stereo dac and can be operated simultaneously. in addition to the afore mentioned signal lines, two system clock inputs are provided which can be selected to drive the vo ice codec or the stereo dac. in the latter case, a pll is used to generate the proper internal fr equencies. during simultaneous use of the both busses, two different syst em clocks can be selected by the voice codec and the stereo dac. 4.3.1.2 voice codec protocol the serial interface protocol for the voice codec can be used in master and in slave mode. in both modes, it can operate with a short or a l ong frame sync and data is transmitted and received in a two's compliment format. figure 6. voice codec timing diagram example 1 when the voice codec is in slave mode, the fs input must remain sync hronous to the cli frequency. in master mode all clocks are internally generated based on the cli signal. additional programmability of the in terface for both master and slave mode include bus protocol selection and fs and bcl inversion. there is also the possibility to activate the cl ocking circuitry independent from the voice codec. 4.3.1.3 stereo dac protocol the serial interface protocol for th e stereo dac supports the industry standard msb justified mode and an i2s mode. in industry standard mode, fs will be held high for one 16-bit data word and low for the next 16 bits. i2s mode is similar to industry standard mode except that the serial data is delayed one bcl period. data is received in a two's compliment format. a netw ork mode is also available where the stereo high z 15 10 11 12 13 14 0 0 3 4 5 6 7 8 9 0 high z don't care 15 10 11 12 13 14 0 0 3 4 5 6 7 8 9 0 don't care fsync bitclk tx rx cdcfs[1:0]=01 short frame sync length = bit cdcfs[1:0]=10 long frame sync length = 16 bit fs bcl tx rx cdcfsinv=0 cdcbclinv=0
functional description mc13783 technical data, rev. 3.5 freescale semiconductor 27 dac will operate in its assigned time slot. a total of maximum 4 time slot pairs are supported depending on the settings of the clock speed. in this case, the sync signal is no longer a word select but a short frame sync. in all modes, the polarity of both fs and bcl is programmable by spi. there is also the possibility to activate the clocking circuitry independent from the stereo dac. 4.3.1.4 audio port mixing in network mode, the receive data fro m two right channel time slots and of two left channel time slots can be added. one left/right time slot pair is considered to represent the main audio flow whereas the other time slot pair represen ts the secondary flow. the secondary flow can be attenuated with respect to the main flow by 0 db, 6 db and 12 db which should be sufficient to avoid clipping of the composite signal. in addition, the composite signal can be attenuated with 0 db or 6 db. 4.3.2 voice codec 4.3.2.1 a/d converters the a/d portion of the voice codec consists of two a/d converters which convert two incoming analog audio signals into 13-bit linear pcm words at a rate of 8 khz or 16 khz. fo llowing the a/d conversion, the audio signal is digitally band p ass filtered. the converted voice is available on the audio bus. if both a/d channels are active, the audio bus is operated in a network mode. 4.3.2.2 d/a converter the d/a portion of the voice codec converts 13-bit li near pcm words entering at a rate of 8 khz and 16 khz into analog audio signals. prior to this d/a conversion, the audio signa l is digitally band-pass filtered. table 12. telephone codec a/d performance specifications parameter condition min typ max units peak input (+3 dbm0) single ended refc-0.68 refc+0.68 v codec psrr with respect to bp, 0 to 20 khz 80 90 ? db p total distortion (noise and harmonic) at 1.02 khz (linear) 0 dbm0 8.0 khz measurement bw out 60 70 ? db p idle channel noise 0 db pga gain incl. microphone amp ??-72dbm0 p inband spurious 0 dbm0 at 1.02 khz input, 300 hz to 3.0 khz (8 khz sample rate) ??-48 db
functional description mc13783 technical data, rev. 3.5 28 freescale semiconductor 4.3.2.3 clock modes in master mode the cli is divided internally to generate the bcl and fs signals. in slave mode these clocks have to be supplied and in that case there is no imposed rela tionship between bcl and the other clocks as long as it is high eno ugh to support the number of time slots requested. the supported clock rates are 13.0 mhz, 15.36 mhz, 16.8 mhz, 26.0 mhz and 33.6 mhz. 4.3.3 stereo dac 4.3.3.1 d/a converter the stereo dac is based on a 16-bit linear left and ri ght channel d/a converter with integrated filtering. table 13. telephone codec d/a performance specifications parameter condition min typ max units peak output (+3 dbm0) single ended output refc - 1 refc + 1 v codec psrr with respect to b+, 20 hz to 20 khz, 80 90 ? db total distortion (noise and harmonic) at 1.02 khz, 0 dbm0, 20 khz measurement bw out 65 75 ? db idle channel noise at codec output, bw out = 20 khz a weighted ?-78-74dbm0 inband spurious 0 dbm0 at 1.02 khz to 3.4 khz input. 300 hz to 20.0 khz ??-50db table 14. stereo dac main performance specifications parameter condition min typ max units absolute gain input at 0 dbfs, from 20 hz to 20 khz -0.5 ? +0.5 db l/r gain mismatch input at -3 dbfs, 1.02 khz ? 0.2 0.3 db dynamic range (sndr at -60 dbfs and 1.02 khz) + 60 db, 20 khz bw out, a weighted 92 96 ? db output psrr with respect to battery, input at 0 dbfs, from 20 hz to 20 khz a weighted 90??db spurious input at -3 dbfs, from 20 hz to 20 khz, 20 khz bw out includes idle tones ??-75db
functional description mc13783 technical data, rev. 3.5 freescale semiconductor 29 4.3.3.2 clock modes the stereo dac incorporates a pll to generate the proper clocks in ma ster and in slave modes. the pll requires an external c//rc loop filter. in master mode, the pll of the stereo dac generates fs and bcl signal based on the reference frequency applied through one of the cli inputs. the cli frequencies supported are 3.6864 mhz, 12 mhz, 13 mhz, 15.36 mhz, 16.8 mhz, 26 mhz and 33.6 mhz. the pll will al so generate its own master clock mcl used by the stereo dac itself. in slave mode, fs and bcl are applied to the mc13783 and the mcl is internally generated by the pll based on either fs or bcl. a special mode is foreseen where the pll is bypassed and cli can be used as the mcl signal. in this mode, mclk must be provided with the exact ratio to fs, depending on the sample rate selected. in the network mode, it?s possible to select up to 8 time slots (4 time slot pairs). figure 7. stereo dac pll block diagram table 15. stereo dac sample rate selection spi bits sr3 sr2 sr1 sr0 fs n fs mcl n b bcl 000080005124096k 16 256k 0001110255125644.8k16352.8k 0010120005126144k 16 384k 0011160002564096k 8 512k 0100220502565644.8k 8 705.6k 0101240002566144k 8 768k 0110320001284096k 4 1024k 0111441001285644.8k 4 1411.2k clib cli a fs1 bcl2 bcl1 fs2 stdcssisel stdcclksel 1 nr 1 nf 1 no ns nb 1 nfs vco lpf ? internal master clock mclint stdcsm=1 & stdcclk=101 stdcsm=0 stdcclk[3:0] stdcsm=0 mcl stdcsm=1 & stdcclk=101
functional description mc13783 technical data, rev. 3.5 30 freescale semiconductor 4.3.4 audio input section 4.3.4.1 microphone bias two microphone bias circuits are provided. one circuit supplies up to two handset microphones via the two outputs mc1rb and mc1lb. the second circu it supplies the headset microphone via mc2b. the microphone bias resistors of 2.2 kohm are included. the bias circuits can be enabled and disabled. the bias mc2b includes a microphone detect circuit which monitors the current flow through the output both when the bias is disabled or enab led. this will generate an interrupt to the processor. in this way the attach and removal of a headset micr ophone is detected. also it allows to include a send/end series switch with the microphone for signaling purposes. when the ou tput of the mc2b gets out of regulation, an interrupt is generated. this allows for conn ecting a switch in parallel to the microphone. 4.3.4.2 microphone amplifiers figure 8 on page 31 shows a block diagram of the microphone am plifier section. a sele ction can be made between one of the three amplifie d inputs: the handset microphone connected to mc1rin, the headset microphone connected to mc2in, and the line input txin. the selected channel can be fed into the receive channel for test purposes. in addition a seco nd amplified input channel can be selected for the second handset microphone connected to mc1lin. the gain towards to voice codec can be programmed in 1 db steps from ?8 db to +23 db. in addition to the microphone am plifier paths, there is also the possibi lity to route the stereo line in signal from rxinr and rxinl to the voi ce codec dual adc section. this al lows for 13-bit, 16 khz sampled stereo recording of an analog source such as fm radio. 1000480001286144k 4 1536k 100164000644096k 2 2048k 101096000646144k 2 3072k 1011 to 1111 are reserved combinations table 16. mc1rb, mc1lb and mc2b parametric specifications parameter condition min typ max units microphone bias internal voltage mc1rb, mc1lb il = 0 mc2b 2.23 2.00 2.38 2.10 2.53 2.20 v output current source only 0 ? 500 a psrr with respect to bp 20 hz - 10 khz 90 ? ? db output noise includes refa noise ccitt psophometricly weighted ?1.53.0vrms table 15. stereo dac sample rate selection spi bits (continued) sr3 sr2 sr1 sr0 fs n fs mcl n b bcl
functional description mc13783 technical data, rev. 3.5 freescale semiconductor 31 figure 8. audio input section diagram table 17. amplifiers amc1l, amc1r, amc2, atxin performance specifications parameter condition min typ max units gain (v to v) at 1.0 khz vin = 100 mvpp 11.8 12 12.2 db input impedance (v to v) amc1l, amc1r, amc2 ? 8.5 10 11.7 k atxin ? ? 40 ? k gain (atxin) txin to voice codec ? -0.2 0 0.2 db psrr with respect to bp 20 hz ? 10 khz inputs ac grounded ??9 0?d b input noise input to refa ccitt psophometricly weighted ?? 1v rms mc1rin mc2in txin input selector voice codec pgatxl microphone bias mc1rb mc1lb mc2b rbias rbias rbias detect mc1lin input selector pgatxr pgatxr pgatxl txout to rx amc1l amc1r amc2 atxin from usb from rxinr from rxinl
functional description mc13783 technical data, rev. 3.5 32 freescale semiconductor 4.3.5 audio output section 4.3.5.1 audio signal routing figure 9 on page 32 shows a block diagram of the audio output section is given in dicating the routing possibilities. figure 9. audio output section diagram four signal sources can be used in the receive path. the voice code c receive signal, the voice codec transmit signal (for test purposes), the stereo dac a nd an external stereo source like an fm radio. the latter can also be routed to the voice codec adc s ection for recording purposes. each of the input source signals is amplified via an independe ntly programmable gain amplifier. the amplified signals are fed into a mixer where the different signals can be mixed. the mixed signal goes through a mono adder and balance circuit which can create a mono signal out of the ster eo input signals, and allows for balance control. via the selector, the composite signal is then directed to one or more of the outputs. these are the regular phone earpiece (asp), the loudspeaker for hands free or ringi ng (alsp), the stereo headset (ahsr, ahsl) and the stereo line out. the voice codec ou tput signal can also follow an independent route to all of the amplifiers via the additional selector inputs. in add ition to the amplifiers, low power outputs are available at lspl and cdcout. asp ahsr ahsl phantom ground spp lspp spm lspm hs r hsldet hspgf detect detect rxinl vinlsp gndlsp rxoutl hspgs lspl hsl from tx rxinr pgarxin pgast left channel dac right channel dac stereo dac pgarx voice codec dac mono adder balance rxout r alsp mixer, adder, balance cdcout arxoutl arxoutr to usb codec right left codec codec codec codec codec right right left left left cdcouten lsplen aspsel alspsel ahss el arxoutsel aspen alspen ahslen ahsren arxoutlen arxoutren selector arxin arxin pgast pgarxin a spe n alspen codec right pgaste n pgast[3:0] arxinen pgarxin[3:0] pgarxen pgarx[3:0] arxinen arxin mono[1:0 ] ballr bal[2:0] addcdcin addstin addrxin cdcbyp to tx hsdet
functional description mc13783 technical data, rev. 3.5 freescale semiconductor 33 4.3.5.2 programmable gain amplifiers the gain of the audio in both left and right channels is i ndependently controlled in the programmable gain amplifiers to allow for bala nce control. the input level from the external stereo source can be pre-amplified by arxin of 18 db and the programmabl e gain amplifier pgarxin to get it at the same level as the other sources before going into the audio input mixer block. the am plifiers are programmabl e in 3 db steps from ?33 db to +6 db. 4.3.5.3 balance, mixer, mono adder and selector block the mixer is a summing amplifier where the differen t input signals can be summed. the relative level between the input signals is to be controlled via the pgarx, pgast, and pgarxin amplifiers respectively. the mono adder in the stereo channel can be used in four different modes: stereo (right and left channel independent), stereo opposite (left channel in opposite phase), mono (ri ght and left cha nnel added), mono opposite (as mono but with outputs in opposite phase). the balance control allows for attenuating either the right or the left channel with respect to the other channel. the balance control setti ng is applied independent of wh ich input channel is selected. the selector opens the audio path to the audio amplifiers and can be seen as an analog switch. 4.3.5.4 earpiece speaker amplifier asp the asp amplifier drives the earpiece of the phone in a bridge tied load configuration. the feedback network of the asp amplifier is fully integrated. table 18. amplifier asp performance specifications parameter condition min typ max units differential output swing ? ? 4.0 ? ? v pp gain single ended, 1.0 khz vin = 100 mvpp 3.8 4.0 4.2 db thd (2 nd and 3 rd ) 1.0 khz v out = 2 vp ? ? 0.1 % 1.0 khz v out = 100 mvp ? ? 0.1 % 1.0 khz v out = 10 mvp ? ? 0.1 % psrr with respect to bp 20 hz ? 20 khz inputs ac grounded a weighted ? 90??db input noise a weighted including pga noise ???2 0 v rms load impedance ? ? ? 16 ?
functional description mc13783 technical data, rev. 3.5 34 freescale semiconductor 4.3.5.5 loudspeaker amplifier alsp the concept of the alsp amplifier is especially de veloped to be able to drive one loudspeaker during handset, speakerphone and alert modes. it adopts a fully differential topology in order to be able to reach high psrr performance while alsp is powered directly by the telephone battery. the feedback network of the alsp amplifier is fully integrated. under worst case conditions the dissi pation of alsp is considerable. to protect the amplifier against overheating, a thermal protection is included wh ich shuts down the amplifier when the maximum allowable junction temperature within alsp is reached. 4.3.5.6 headset amplifiers ahsr/ahsl the ahsr and ahsl amplifiers are dedicated for amplification to a stereo headset , the ahsr for the right channel and ahsl for the left channel. th e feedback networks are fully integrated. the return path of the headset is provided by the phantom ground which is at the same dc voltage as the bias of the headset amplifiers. this avoids the use of large sized capacitors in series with the headset speakers. all outputs withstand shor ting to ground or to phantom ground. table 19. amplifier alsp performance specifications parameter condition min typ max units differential output swing bp = 3.05 v ? 5.0 ? ? v pp bp = 3.4 v in 8 ?5 . 6??v pp supply voltage ? ? 3.05 ? 4.65 v gain 1.0 khz vin = 100 mvpp 5.8 6 6.2 db thd (2 nd and 3 rd ) 1.0 khz, bp = 3.4 v v out = 5 vpp ? 3 5 % 1.0 khz, bp = 4 v v out = 5 vpp ? 1 3 % 1.0 khz v out = 1 vpp ? ? 0.1 % 1.0 khz vout = 10 mvrms ? ? 0.1 % psrr with respect to bp 20 hz ? 20 khz inputs ac grounded a weighted ?9 0??d b input noise a weighted ? ? ? 20 v rms load impedance resistance ? 6.4 8 38 table 20. amplifiers ahsr and ahsl performance specifications parameter condition min typ max units singled-ended output swing 32 ohm load 16 ohm load 2 1.6 2.2 1.8 ?v pp gain 1.0 khz vin = 100 mvpp -0.2 0 0.2 db
functional description mc13783 technical data, rev. 3.5 freescale semiconductor 35 the mc13783 provides a headset detect ion scheme based on the sleeve detection, left channel impedance detection and microphone bias det ection which is valid for headsets with or without phantom ground connection. it is compatible with mono headsets where the left channel is connected to ground. 4.3.5.7 line output amplifier arxout the arxout amplifier combination is a low power stereo amplifier. it can provide the stereo signal to for instance an accessory connector. the same output of the selector block is used for the internal connection to the usb transceiver for cea-936-a carkit support. thd (2 nd and 3 rd ) 1.0 khz v out = 1 v pp ?0.030.1 % v out = 10 mv rms ?0.030.1 % psrr with respect to bp 20 hz - 20 khz inputs ac grounded a weighted 90 ? ? db input noise a weighted ? ? 20 v rms load impedance resistance 12.8 16 38 table 21. arx performance specifications parameter condition min typ max units gain 1.0 khz vin = 100 mvpp -0.2 0 +0.2 db single ended output swing includes reverse bias protection purpose ?1 . 82?v p p psrr with respect to bp 20 hz ? 20 khz inputs ac grounded a weighted ?9 0??d b thd (2 nd and 3 rd ) gain = 0 db v out = 1 v pp ??0.1% v out = 100 mv rms ??0.1% v out = 10 mv rms (3) ? ? 0.1 % external load impedance ? ? 1 ? ? k output noise gain = 0 db a weighted 20 hz - 20 khz per output (2) ? ? 15 20 v rms table 20. amplifiers ahsr and ahsl pe rformance specifications (continued) parameter condition min typ max units
functional description mc13783 technical data, rev. 3.5 36 freescale semiconductor 4.3.6 audio control 4.3.6.1 supply the audio section is supplied from a dedicated regulator vaudio, except for the loudspeaker amplifier alsp which is directly suppl ied from the battery. a low power standb y mode controlled by the standby pins is provided for vaudio in which the bias current is reduced. the output drive capability and performance are limited in this mode. the nominal output voltage for vaudio is 2.775 v. a 1uf ( 35%) bypass capacitor is needed at the output of the vaudio regulator. 4.3.6.2 bias and anti-pop the audio blocks have a bias which can be enab led separately from the rest of the mc13783. when enabled, the audio bias voltages can be ramped fast or slow to make any pop sub audio and therefore not audible. 4.3.6.3 arbitration logic the audio functions can be operated by both the primary and secondary spi. 4.4 battery management 4.4.1 battery interface and control the battery interface is optimized for single charger i nput coming from a standard wall charger or from a usb bus. the charger has been designed to support th ree different configurations where the charger and usb bus share the same input pin (chrgraw): these ar e dual path charging, serial path charging, and single path charging. in addition, prov isions have been taken for a separ ate input configuration where the charger and usb supply are on separate inputs. in all cases except for single path charging, the battery interface allows for so called dead battery operation. an example of serial path charging is shown in section 4.4.1.1, ?serial path configuration example ,? on page 37 . this section includes the following subsections: ? section 4.4.1.1, ?serial path configuration example ,? on page 37 ? section 4.4.1.2, ?charger operation ,? on page 38 ? section 4.4.1.3, ?coin cell ,? on page 38 the mode of operation for the charger interface is selected via the chrgmod1 and chrgmod0 pins as given in table 22 . table 22. charger mode selection chrgmod1 chrgmod0 charger mode hi z gnd dual path hi z hi z single path hi z vatlas serial path
functional description mc13783 technical data, rev. 3.5 freescale semiconductor 37 4.4.1.1 serial path configuration example in serial path configuration, the cu rrent path used for charging the batt ery is the same as the supply path from charger to radio b+. refer to the block diagram example in figure 10 on page 37 . transistors m1 and m2 control the charge current and provide a voltage clamping function in case of no battery or in case of a dead battery to allow the application to operate. in both cases transistor m3 is non-conducting and the battery is charged with a tr ickle charge current internal to the mc13783. the transistor m3 is conducting in case the battery has to be connected to the application like for normal operation or for standalone trickl e charging. transistor m2 is non-conducting in case the charger voltage is too high. a current can be supplied from the battery to an accessory by having all transistors m1, m2 and m3 conducting. figure 10. serial path interface block diagram vatlas gnd separate input dual path vatlas hi z separate input single path vatlas vatlas separate input serial path gnd gnd reserved gnd hi z reserved gnd vatlas reserved table 22. charger mode selection (continued) chrgmod1 chrgmod0 charger mode 0.1 bp m1 m2 m3 r2 r1 20 m battery charger/usb input bp or chrgraw hi z vatlas charge path regulator with current limit and ov protection + - vchrg[2:0] voltage error amp chrg i n diff amp chrg in error amp bp voltage regul ator and ov protection chrgisnsp bpfet + - to scaling and a/d 4 3 + - + - + - + - bp ref voltage error amp oc comp bp curr out dif f a mp fet switching ctrl logic ichrgtr[2:0] 3 tr ick le charge cont rol ba tt fetov rd fetctrl from char ger det ect ion block + - battisns bat in dif f a mp to s cal i ng a nd a/d charger detection and ov block ovctrl [1:0] 2 to usb chrgctrl ba ttfe t ichrg[3:0] oc _r e f chrgled chrgmod1 chrgmod0 chrg isnsn chrgraw vbus to scaling and a/d
functional description mc13783 technical data, rev. 3.5 38 freescale semiconductor 4.4.1.2 charger operation 4.4.1.2.1 cea-936-a the cea-936-a carkit specificat ion allows a usb connection to be u sed not only as an usb interface but also as a generic supply pl us analog audio interface. the purpose is to standardize the carkit interface over a usb connection. the usb vbus line in this case is used to provide a supply within the usb voltage limits and with at least 500 ma of cu rrent drive capability. however, this also opens the possibility to create a range of usb compatible wall ch argers, referred to as cea-936-a ch arger in the remainder of this chapter. the cea-936-a standard also allows providi ng a supply from the phone to the accessory over the vbus line, just like in the usb on the go case. 4.4.1.2.2 standalone trickle charging the mc13783 has a standalone trickle charge mode of operation in order to ensure that a completely dis- charged battery can be charged without the micropr ocessor's control. upon plugging a valid charger to the phone, the trickle cycle is started. for battery volt ages below 2.7 v, the trickle charge current level is set at 70 ma. when the battery voltage increases above the threshold, the trickle charge level is increased to 266 ma. when the battery volt age rises above the threshold suff icient for phone operation, a power up sequence is automatically initiated. even after the phone has powered up, the st andalone trickle charge will remain on until software enabl es charging. if the battery voltage w as already greater than the voltage needed for phone operation when a charger is att ached, the phone will power up immediately without starting a trickle charge cycle. the trickle charge is terminated upon charge completion, time out, or by software control. for the single path charging configur ation, standalone trickl e charging is only availa ble for the se1 = low condition. the charge level remains constant at th e lower 70 ma threshold th rough all battery voltage ranges?that is, there is no increased charge current at the 2.7 v threshold. standalone trickle charging is not available for the se1 = high / single path charging case. 4.4.1.3 coin cell the coin cell charger circuit will function as a curren t-limited voltage source, resulting in the cc/cv taper characteristic typically used for r echargeable lithium-ion batteries. th e output voltage is selectable. the coin cell charger voltage is programmable in the on stat e. in the user off modes, or in the off state, the coincell charger will continue to charge to the predefined voltage setting but at a lowe r maximum current. in practice, this means that if in off state the coin cell is fully charged, the coin cell charger will only table 23. voltage and current settings parameter set points regulated charge voltage at bp programmable voltage se tting of 3.80/4.05/4.15/4 .20/4.25/4.30/ 4.375/4.50v. regulated charge current through m1m2 programmable current from 0 to 1600 ma in 14 steps, and fully on mode. internal trickle charge current programmable current from 0 to 84ma in steps of 12ma.
functional description mc13783 technical data, rev. 3.5 freescale semiconductor 39 provide the leakage current of the coin cell. the rtc will run from vatlas in this case. a capacitor should be placed from licell to ground if no coin cell is used. 4.4.2 adc subsystem 4.4.2.1 converter core the adc core is a 10 bit successive approximation converter. 4.4.2.2 input selector the adc has two groups of 8 input channels. adsel selects between tw o groups of input signals. if set to zero then group 0 is read and store d, if set to 1 then group 1 is read and stored. this is done to shorten the total read time and to reduce the required storag e of converted values. the table below gives an overview of the attribution of the a to d channels. table 24. adc inputs channel signal read expected in put range scaling scaled version group 0 ? adsel=0 0 battery voltage (batt) 2.50 ? 4.65 v - 2.40 v 0.10 ? 2.25 v 1 battery current (batt ? battisns ) -50 - +50 mv x20 -1.00 - +1.00 v 2 application supply (bp) 2.50 ? 4.65 v - 2.40 v 0.10 ? 2.25 v 3 charger voltage (chrgraw) 0 ? 10 v / 0 ? 20 v /5 /10 0 ? 2.00 v 0 ? 2.00 v 4 charger current (chrgisnsp-chrgisnsn) -250mv ? +250 mv x4 -1.00 ? 1.00 v 5 general purpose adin5 / battery pack thermistor 0 ? 2.30 v no 0 ? 2.30 v 6 general purpose adin6 / backup voltage (licell) 0 ? 2.30 v / 1.50 ? 3.50 v no / - 1.20 v 0 ? 2.30 v 0.30 ? 2.30 v 7 general purpose adin7 / uid / die temperature 0 ? 2.30 v / 0 ? 2.55 v / tbd no / x0.9 / no 0 ? 2.30 v group 1 ? adsel=1 8 general purpose adin8 0 - 2.30 v no 0 ? 2.30 v 9 general purpose adin9 0 - 2.30 v no 0 ? 2.30 v 10 general purpose adin10 0 - 2.30 v no 0 ? 2.30 v 11 general purpose adin11 0 - 2.30 v no 0 ? 2.30 v 12 general purpose tsx1 / touchscreen x-plate 1 0 - 2.30 v no 0 ? 2.30 v 13 general purpose tsx2 / touchscreen x-plate 2 0 - 2.30 v no 0 ? 2.30 v 14 general purpose tsy1 / touchscreen y-plate 1 0 - 2.30 v no 0 ? 2.30 v 15 general purpose tsy2 / touchscreen y-plate 2 0 - 2.30 v no 0 ? 2.30 v
functional description mc13783 technical data, rev. 3.5 40 freescale semiconductor 4.4.2.3 control the adc parameters are programmed by the proces sors via spi. locally on mc13783, the different adc requests are arbitrated and executed. when a conversi on is finished, an interrupt is generated to the processor which sta rted the conversion. 4.4.2.3.1 starting conversions the adc will have the abil ity to start a series of co nversions based on a rising edge of the adtrig signal or directly initiated by spi. once conversion is initiated all 8 channels will be se quentially converted and stor ed in registers or eight conversions on one channel will be performed and stor ed. the conversion result can digitally be compared with respect to a preset va lue for threshold detection. the conversion will begin after a delay set between 0 and 8 ms. the delay betw een conversions can be made equal to this delay. to avoid that the adtrig input invo luntarily triggers a conversion, a bi t can be set which will make the adc ignores any transition on the adtrig pin. 4.4.2.3.2 reading conversions once a series of eight a/d conversions is complete, they are stored in one set of ei ght internal registers and the values can be read out by software. 4.4.2.4 pulse generator a spi controllable pulse generator is available at adout synchronized with the adc conversion. this pulse can be used to enable or drive external circuits only during the period of 4 or 8 adc conversions. 4.4.2.5 dedicated channels reading 4.4.2.5.1 battery current traditional battery capacity estimat ion is based on battery terminal voltage reading combined with estimated phone current drain based on emitted pa power. for improved battery capacity estimation, especially in non transmit mode li ke gaming, this method is too appr oximate. to improve the estimation, the current out of the battery must be quantified more accurately. for this, on the mc13783, the current flowing out of and into the batter y can be read via the adc by monito ring the voltage drop over the sense resistor between batt and battisns. 4.4.2.5.2 charge current the charge current is read by monitoring the voltage drop over the charge current sense resistor. 4.4.2.5.3 battery thermistor if a battery is equipped with a batt ery thermistor, its valu e can be read out via the adc input adin5. the biasing and sensing circuit is entirely integrated and is only powered during the a to d conversions.
functional description mc13783 technical data, rev. 3.5 freescale semiconductor 41 4.4.2.5.4 die temperature and uid the die temperature can be read out on the adin7 channel. alternatively, the uid voltage can be read out on the adin7 channel. 4.4.2.6 touch screen interface the touchscreen interface pr ovides all circuitry require d for the readout of a 4-wire resistive touchscreen. the touchscreen x plate is connected to tsx1 and tsx2 while the y plate is connected to tsy1 and tsy2. a local supply adref will serve as a reference. several readout possibilities are offered. in interrupt mode , a voltage is applied via a high impedance source to only one of the plates, the other is connected to ground. when the two plates make contact both will be at a lo w potential. this will generate a pen interrupt to the processor. this de tection does not make use of the adc core. a finger will connect both plates over a wider area th en a stylus. to distinguish both sources, in the contact resistance mode the resistance between the plates is measured by applying a voltage difference between the x and the y plate. the current through the plates is measured. since the plate resistance varies from screen to sc reen, measuring its value will improve the pressure measurement. also, it can help in determining if more than 1 spot is touched on the screen. in the plate measurement mode , a potential is applied across one of the plates while the other plate is le ft floating. the current through the plate is measured. the contact resistance mode and plate meas urement mode are toge ther referred to as resistive mode . to determine the xy coordinate pair, in position mode a voltage difference over th e x plate is read out via the y plate for the x-coordinate and vice versa for the y- coordinate readout. in the mc13783, during the position mode the contact resistance is read as well in addition to the xy coordinate pair. to perform touchscreen readings, the processor will have to set one of the touchscreen interface readout modes, program the delay between the conversions, trigger the adc via one of the trigger sources, wait for an interrupt indicating the conver sion is done, and then read out the data. in order to reduce the interrupt rate and to allow for easier noise rejection, the touchscreen readings are repe ated in the readout sequence. in this way, in total eight results are available per readout. table 25. touchscreen reading sequence adc trigger signals sampled in resistive mode signals sampled in position mode readout address 0 x plate resistance x position 000 1 x plate resistance x position 001 2 x plate resistance x position 010 3 y plate resistance y position 011 4 y plate resistance y position 100 5 y plate resistance y position 101 6 contact resistance contact resistance 110 7 contact resistance contact resistance 111
functional description mc13783 technical data, rev. 3.5 42 freescale semiconductor 4.4.2.7 adc arbitration the adc converter and its control is based on a single adc co nverter core. since the data path is 24 bits wide, results for 2 conversion results (10 bits each) can be read back in each spi read sequence. for support of queued conversion requests, the spi has the ability to write to the two sets of adc control, namely ?its own? adc and ?the other? adc or adc bis. the write access to the contro l of adc bis is handled via the adcbisn bits located at bit position 23 of the adc control registers. by setting this bit to a 1, the control bits which follow are directed to the adc bis. adcbisn will always read b ack 0 and there is no read access to the adcbis control bits. the read results from the adc conversions ar e available in two separate regist ers adc result registers adc0 and adc1. 4.5 miscellaneous functions miscellaneous functions are describ ed in the following sections: ? section 4.5.1, ?connectivity on page 42 ? section 4.5.2, ?lighting system on page 45 4.5.1 connectivity this section summarizes the fo llowing interface information: ? section 4.5.1.1, ?usb interface on page 42 ? section 4.5.1.2, ?rs-232 interface on page 45 ? section 4.5.1.3, ?cea-936-a accessory support on page 45 ? section 4.5.1.4, ?booting support on page 45 4.5.1.1 usb interface 4.5.1.1.1 supplies the usb interface is supplied by th e vusb (3.3 v) and the vb us (5.0 v) regulators. the vbus regulator takes the boost supply and regulates it down to the requi red usbotg level which is provided to vbus in the case of a usbotg connection. th e transceiver itself is supplied fr om vusb. the vusb regulator by default is supplied by bp and by spi program ming can be boost or vb us supplied as well. 4.5.1.1.2 detect comparators are used to detect a valid vbus, a nd to support the usb otg session request protocol. 4.5.1.1.3 transceiver the usb transceiver data flow is de picted in below diagram. the processor interface io level is set to usbvcc.
functional description mc13783 technical data, rev. 3.5 freescale semiconductor 43 figure 11. usb/rs232 transceiver data flow upon a usb legacy host detection, an interrupt is ge nerated but neither the transceiver nor the vusb regulator are automatically enabled. this must be done by software before data transmission. the transceiver can also be enabled during boot mode. via spi bits datse0 and bidir, on e of the four usb operating modes can be selected. however, when starting up in a boot mode, there is no up front spi programming possibl e. the default ope rating mode is then determined by the setting of the umod pin as indicated in table 26 . udatvp use0vm utxenb udp udm urxvm urcvd urxvp r x dif f to accessory connector to processor seo tx r x router datseo, bidir
functional description mc13783 technical data, rev. 3.5 44 freescale semiconductor 4.5.1.1.4 full speed/ low speed configuration the usb transceiver supports the low speed mode of 1.5 mbits/second and the full speed mode of 12 mbits/second. to indicate the speed to the host an internal 1.5 kohm pull up to vusb is used. via spi this resistor can be connected to ud p to indicate full speed, or to udm to indicate low speed. 4.5.1.1.5 usb suspend usb suspend mode is enabled through spi. when set, the usb transceiver enters a low power mode which reduces the transceiver current drain to below 500 a. in usb suspend mode, the vusb regulator remains enabled and the vbus detect compar ators remain enabled, while the si ngle ended receivers are switched from a comparator to a schmitt-trigger buffer. 4.5.1.1.6 usb on-the-go usbotg support circuitry is added in order to allow a phone to act as a dual-role usbotg device. in accordance with usbotg requirements, the pull down resistors on udp and udm can be switched in or out individually via spi. furthermore, the pul ls down resistors are integrated on-chip. the usbotg specification requires th at during the session request protocol, the d+ (full speed) line is pulled up for a duration of 5 to 10 ms ec. in order to reduce the spi traf fic, the mc13783 has an integrated timer used for this task. to support vbus pulsing, there is a programmable current limit and ti mer on the vbus regulator. during vbus pulsing, the lower current limit al lows for easier detection of a le gacy host device on the far end of the usb cable. it is possible to have the transceiver automatically connect the data pull-up to vusb any time a se0 is detected. this enables the phone to meet the usbotg timing requirements without unduly taxing the software. table 26. usb mode selection usb mode mode selection mode description corresponding umod0/umod1 setting datse0 bidir utxenb = low utxenb = high differential unidirectional (6-wire) 0 0 udatvp udp use0vm udm udp urxvp udm urxvm udp/udm urcvd don?t care / to vat l a s bidirectional (4-wire) 1 udatvp udp use0vm udm udp udatvp udm use0vm udp/udm urcvd to vat l a s / to ground single ended unidirectional (6-wire) 10udatvp udp/udm use0vm fse0 1 1 fse0 stands for forced se0, rse0 stands for received se0. udp urxvp udm urxvm udp/udm urcvd to ground / to ground bidirectional (3-wire) 1 udatvp udp/udm use0vm fse0 udp/udm udatvp (active) udp udatvp (suspend) rse0 use0vm open / to ground
functional description mc13783 technical data, rev. 3.5 freescale semiconductor 45 an id detector is used to determine if a mini-a or mini-b style plug has been insert ed into a mini-ab style receptacle on the phone. the id voltage can be read out via the adc channel adin7. 4.5.1.2 rs-232 interface in rs232 mode, usbvcc is used for the supply of the interface with the micr oprocessor. vusb is used as the supply for the rs232 transceive r and the drivers at the cable side . in this mode, the usb transceiver is tri-stated and the usb module ic pins are re-used to pass the rs232 signals from the radio connector to the digital sections of the radio. flexibility is provided for rs232 rx and tx signal swapping at the cable side interface pins udp and udm, and the possibility to enable the rs232 receiver while tri-stating the transmitter. 4.5.1.3 cea-936-a accessory support support for cea-936-a is provided, including provis ion for audio muxing to udp and udm and id interrupt generation. all audio path switches are residing in the usb block and are powered from the vusb regulator. please refer to ce a-936-a specification for details. 4.5.1.4 booting support the mc13783 supports booting on usb. th e boot mode is entered by the usben pin being forced high by the booting equipment which enables the transceiver. 4.5.2 lighting system the lighting system of mc13783 is comprised of independent controlled circuitry for backlight drivers and tri-color led drivers. this integration provides flexible ba cklighting and fun lighting for products featuring multi-zone and multi- color lighting implementations. figure 12 illustrates the lighting system utilization for a typical application.
functional description mc13783 technical data, rev. 3.5 46 freescale semiconductor figure 12. mc13783 lighting system 4.5.2.1 backlight drivers the backlight drivers are generall y intended for white led (wled) b acklighting of color lcd displays or white/blue led backlighting for key pads. the drivers consists of independently programmable current sinking channels. spi registers c ontrol programmable features such as dc current level, auto ramping / dimming and pwm settings. three zones are provided for typical applications which may include back lighting a main display, auxiliary display, and key pad. however, the drivers can be util ized for other lighting schem es such as an integrated wled flashlight or even non-led system appl ications requiring programmable current sinks. the integrated boost switcher provided on the mc13783 is used to supply the backlights. it automatically adapts its output voltage to allow for power optimized biasing of white and/or blue leds. alternatively, any other available source with sufficient current drive and output voltage for necessary diode headroom may be used (5.5 v should not be exceeded). 4.5.2.2 tri-color led drivers the tri-color circuitry provides e xpanded capability for independent light ing control and distribution that supplements the backlight dr ivers circuitry. the tri-color drivers ha ve the same basic programmability as the backlight drivers, with similar bit control for current level, duty cycle control, and ramping. a boosted boost main display a ux display boost key pad boost b p boost b p boost b p tri-color fun light drive l e d r 1 l e d b 1 l e d g 1 l e d m d 1 g n d l e d b l g n d l e d t c l e d m d 2 l e d m d 3 l e d m d 4 l e d a d 1 l e d a d 2 l e d k p l e d r 2 l e d b 2 l e d g 2 l e d r 3 l e d b 3 l e d g 3 bl drive main display bl drive a ux displa y bl drive keypad mc13783 ic lighting system
package information mc13783 technical data, rev. 3.5 freescale semiconductor 47 supply such as the on-chip boost switch er should be used to ensure adeq uate headroom if necessary, such as for driving blue leds. the channel naming assignmen ts are r, g, and b representative of applications which use red, green, and blue colored leds on each of the respective zones. on e set of rgb drivers cons titute a tri-color bank, and the mc13783 features th ree tri-color banks. each tri-color led driver is programmable for i ndependent control of ti ming and current levels. programmable fun light patter ns are also provided to allow initiati on of predefined lighting routines with convenient spi efficiency, reducing the communication burden of running complex lighting sequences. 5 package information the package style is a low profile bga, pitch 0.5 mm, body 10 10mm, semi populated 19 19 matrix, ball count 247 including 4 sets of trip le corner balls and 4 spare balls. figure 13. package drawing
product documentation mc13783 technical data, rev. 3.5 48 freescale semiconductor 6 product documentation this data sheet is labele d as a particular type: product preview, advance information, or technical data. definitions of these types are available at: http ://www.freescale.com on the documentation page. table 27 summarizes revisions to this documen t since the previous release (rev. 3.4). table 27. revision history location revision ta bl e 1 change sw3in to hv in table 1. ta bl e 3 updated consumption numbers in table 3. ta bl e 9 changed vrfbg max load to 0.1ma in table 9 ta bl e 9 updated loads on ldos vs. output voltage in table 9 ta bl e 1 0 note added in table 10 to add 3 more rows for various capacitor values. table 4.4.1.2.2 updated trickle levels in section 4.4.1.2.2 table 4.4.1.2.2 comment added to section 4.4.1.2.2: for the single path charging configuration, standalone trickle charging is only available for the se1 = low condition. the charge level remains constant at the lower 70ma threshold through all battery voltage ranges. that is, there is no increased charge current at the 2.7v threshold. standalone trickle charging is not available for the se1 = high / single path charging case.
notes mc13783 technical data, rev. 3.5 freescale semiconductor 49
document number: mc13783 rev. 3.5 7/2009 information in this document is provided solely to enable system and software implementers to use freescale semiconductor products. there are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circui ts or integrated circuits based on the information in this document. freescale semiconductor reserves the right to make changes without further notice to any products herein. freescale semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpos e, nor does freescale semiconductor assume any liability arising out of the application or use of any product or ci rcuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. ?typical? parameters that may be provided in freescale semiconductor dat a sheets and/or specifications can and do vary in different applications and actual performance may vary over time. all operating parameters, including ?typicals?, must be validated for each customer application by customer?s technical experts. freescale semiconductor does not convey any license under its patent rights nor the rights of others. freescale semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the freescale semiconductor product could create a situation where personal injury or death may occur. should buyer purchase or use freescale semiconductor products for any such unintended or unauthorized application, buyer shall indemnify and hold freescale semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that freescale semiconductor was negligent regarding the design or manufacture of the part. freescale? and the freescale logo are trademarks of freescale semiconductor, inc. all other product or service names are the property of their respective owners. ? freescale semiconductor, inc. 2005, 2006, 2007, 2009. all rights reserved. rohs-compliant and/or pb-free versions of freesc ale products have the functionality and electrical characteristics of their non-rohs-compliant and/or non-pb-free counterparts. for further information, see http://www.freescale.com or contact your freescale sales representative. for information on freescale?s environmental products program, go to http://www.freescale.com/epp. how to reach us: home page: www.freescale.com web support: http://www.freescale.com/support usa/europe or locations not listed: freescale semiconductor technical information center, el516 2100 east elliot road tempe, arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support europe, middle east, and africa: freescale halbleiter deutschland gmbh technical information center schatzbogen 7 81829 muenchen, germany +44 1296 380 456 (english) +46 8 52200080 (english) +49 89 92103 559 (german) +33 1 69 35 48 48 (french) www.freescale.com/support japan: freescale semiconductor japan ltd. headquarters arco tower 15f 1-8-1, shimo-meguro, meguro-ku, tokyo 153-0064, japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com asia/pacific: freescale semiconductor china ltd. exchange building 23f no. 118 jianguo road chaoyang district beijing 100022 china +86 10 5879 8000 support.asia@freescale.com for literature requests only : freescale semiconductor lite rature distribution center 1-800-441-2447 or +1-303-675-2140 fax: +1-303-675-2150 ldcforfreescalesemiconductor@hibbertgroup.com


▲Up To Search▲   

 
Price & Availability of MC13783JVK5

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X